国产三级伦理在线,久久久久黄久久免费漫画,成人国产精品日本在线,欧美美最猛性xxxxxx

    PC-30-02K60藥片檢測
    發布者:上海凌亮光電科技有限公司  發布時間:2023-02-04 16:33:53  訪問次數:260

            Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N

            Output Data Timing This timing corresponds to the input data of the Camera Link interface. The camera output data are not detailed here because fully compliant with the Camera Link standard (serial high-speed interface). Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N TRIG1 TRIG2 Table 8-5. Output Data Timing Label Description Min Typ Max tp Input falling edge to output clock propagation delay – 7 ns – td STROBE to synchronized signals delay -5 ns – +5 ns

          In case of multi-cameras synchronization (means more than one camera on one acquisition board): 

         ? the "master" camera will provide DATA, STROBE and LVAL signals to the acquisition board. The others will only provide DATA.

         ? the external clock CLK_IN must be input on each cameras to guaranty perfect data synchronization. 

         ? the trigger(s) input (TRIG1 and/or TRIG2) must be input on each cameras. It is recommended to synchronize the rising edge of these signals on the CLK_IN falling edge.

         ? cables must be balanced between each cameras (same quality, same length) to ensure perfect cameras synchronization.

         ? the CLK_IN frequency must be equal to the two CCD register frequency. It means that the user shall use either H=2 (2 taps at CLK_IN data rate) or H=10 (1 tap at 2xCLK_IN data rate). Using H=1 clock mode will provide LVAL jitter on the "slave" camera. 

         ? Only "triggered and integration time controlled" (M=3 or M=4) can be used. These modes ensure perfect readout phase starting for each cameras.

免責聲明:焊材網轉載作品均注明出處,本網未注明出處和轉載的,是出于傳遞更多信息之目的,并不意味 著贊同其觀點或證實其內容的真實性。如轉載作品侵犯作者署名權,或有其他諸如版權、肖像權、知識產權等方面的傷害,并非本網故意為之,在接到相關權利人通知后將立即加以更正。聯系電話:0571-87774297。
0571-87774297  
主站蜘蛛池模板: 正蓝旗| 双峰县| 民勤县| 长丰县| 罗定市| 洱源县| 石首市| 监利县| 远安县| 马关县| 张掖市| 竹山县| 石河子市| 鸡西市| 巴中市| 眉山市| 手机| 岢岚县| 龙泉市| 南江县| 城市| 上栗县| 曲靖市| 老河口市| 凉城县| 徐州市| 衡阳市| 九江县| 西畴县| 隆安县| 海阳市| 云浮市| 宜章县| 姜堰市| 五台县| 永吉县| 璧山县| 孟村| 郑州市| 阿拉善左旗| 烟台市|